

ADuC842 iç yapısı



### **Power-On RESET Devresi**



### Tipik Bir Reset Devresi ve Bazı Registerlerin Reset Sonrası Değerleri



RESET value of some 8051 registers

we must place the first line of source code in ROM location 0

| Register | Reset Value |  |  |  |  |  |
|----------|-------------|--|--|--|--|--|
| PC       | 0000        |  |  |  |  |  |
| DPTR     | 0000        |  |  |  |  |  |
| ACC      | 00          |  |  |  |  |  |
| PSW      | 00          |  |  |  |  |  |
| SP       | 07          |  |  |  |  |  |
| В        | 00          |  |  |  |  |  |
| P0-P3    | FF          |  |  |  |  |  |
|          |             |  |  |  |  |  |

## AduC 842 Programlama Modeli



Figure 26. Programming Model

# Assembler dilinin işlenmesi aşamaları



### Examine the list file and how the code is placed in ROM

| 1 0000 |            | ORG 0H          | ;start (origin) at 0     |
|--------|------------|-----------------|--------------------------|
| 2 0000 | 7D25       | MOV R5,#25H     | ;load 25H into R5        |
| 3 0002 | 7F34       | MOV R7,#34H     | ;load 34H into R7        |
| 4 0004 | 7400       | MOV A,#0        | ;load 0 into A           |
| 5 0006 | 2D         | ADD A,R5        | ;add contents of R5 to A |
|        |            |                 | ; now $A = A + R5$       |
| 6 0007 | 2 <b>F</b> | ADD A,R7        | ;add contents of R7 to A |
|        |            |                 | ; now $A = A + R7$       |
| 7 0008 | 2412       | ADD A,#12H      | ;add to A value 12H      |
|        |            |                 | ; now A = A + 12H        |
| 8 000A | 80EF       | HERE: SJMP HERE | stay in this loop;       |
| 9 000C |            | END             | ;end of asm source file  |

| ROM Address | Machine Language | <b>Assembly Language</b> |
|-------------|------------------|--------------------------|
| 0000        | 7D25             | MOV R5, #25H             |
| 0002        | 7F34             | MOV R7, #34H             |
| 0004        | 7400             | MOV A, #0                |
| 0006        | 2D               | ADD A, R5                |
| 0007        | 2F               | ADD A, R7                |
| 0008        | 2412             | ADD A, #12H              |
| 000A        | 80EF             | HERE: SJMP HERE          |

# Bazı Önemli Kaydediciler (Registers)



A: Accumulator B: Used specially in MUL/DIV

R0-R7: GPRs

| Bit No.         | MSB | PSW |    |     |     |    |    |   |     |
|-----------------|-----|-----|----|-----|-----|----|----|---|-----|
|                 | 7   | 6   | 5  | 4   | 3   | 2  | 1  | 0 | _   |
| D0 <sub>H</sub> | CY  | AC  | F0 | RS1 | RS0 | OV | F1 | Р | PSW |

| Bit        | Function                                                                                        |                                                                                                             |                                                                           |  |  |  |
|------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|--|
| CY         | Carry Flag Used by arithmetic and conditional branch instruction.                               |                                                                                                             |                                                                           |  |  |  |
| AC         |                                                                                                 | -                                                                                                           | rry Flag<br>tructions which execute BCD operations.                       |  |  |  |
| F0         | Gene                                                                                            | ral Pu                                                                                                      | rpose Flag                                                                |  |  |  |
| RS1<br>RS0 | Register Bank select control bits These bits are used to select one of the four register banks. |                                                                                                             |                                                                           |  |  |  |
|            | RS1 RS0 Function                                                                                |                                                                                                             |                                                                           |  |  |  |
|            | 0                                                                                               | 0                                                                                                           | Registerbank 0 at data address 00 <sub>H</sub> - 07 <sub>H</sub> selected |  |  |  |
|            | 0                                                                                               | 1                                                                                                           | Registerbank 1 at data address 08 <sub>H</sub> - 0F <sub>H</sub> selected |  |  |  |
|            | 1                                                                                               | 0                                                                                                           | Registerbank 2 at data address 10 <sub>H</sub> - 17 <sub>H</sub> selected |  |  |  |
|            | 1                                                                                               | 1                                                                                                           | Registerbank 3 at data address 18 <sub>H</sub> - 1F <sub>H</sub> selected |  |  |  |
| OV         | Overflow Flag Used by arithmetic instruction.                                                   |                                                                                                             |                                                                           |  |  |  |
| F1         | General Purpose Flag                                                                            |                                                                                                             |                                                                           |  |  |  |
| Р          | Alway                                                                                           | Parity Flag Always set/cleared by hardware to indicate an odd/even number of "one" bits in the accumulator. |                                                                           |  |  |  |

## Internal Data Memory

- Internal Data Memory
   3 bölüme ayrılmıştır
  - Lower 128
  - Upper 128
  - Special function register (SFR)
- 80H to FFH adres aralığı
   Upper 128 ve SFRs bölgeleri
   tarafından ortak
   kullanıldığından dolayı 384
   byte'lik fiziksel Ram hafıza
   bloğu oluşmuş olur.
- Uygun komutlarla her bir hafıza bloğuna ulaşılabilinir.



### Lower 128—Register Banks and RAM



### Special Function Registers (SFRs) - Özel Fonksiyon Kaydedicileri

- SFR kaydediciler mikro denetleyici ve çevre birimler arasındaki kontrol işlemlerini ve data değişimini düzenler
- Özel Fonksiyon Registerleri OH veya 8H ile biter ve bitadreslenebilir byte'lara sahiptirler
- Bazı registerler bitadreslenemez. Bunlar; stack pointer (SP) ve data pointer (DPTR) registerleridir.



| Byte<br>Address |                     |    |     | Bit Ad | dress  |      |     |     |      |
|-----------------|---------------------|----|-----|--------|--------|------|-----|-----|------|
| FF              |                     |    |     |        |        |      |     |     | 1    |
| F0              | F7                  | F6 | F5  | F4     | F3     | F2   | F1  | F0  | В    |
| E0              | E7                  | E6 | E5  | E4     | E3     | E2   | E1  | E0  | ACC  |
| D0              | D7                  | D6 | D5  | D4     | D3     | D2   | -   | DO  | PSW  |
| B8              | 2                   | -  | -   | BC     | 88     | BA   | B9  | B8  | IP   |
| B0              | B7                  | B6 | B5  | B4     | B3     | B2   | B1  | B0  | P3   |
| A8              | AF                  |    |     | AC     | AB     | AA   | A9  | A8  | ΙE   |
| A0              | A7                  | A6 | A5  | Α4     | A3     | A2   | A1  | A0  | P2   |
| 99              |                     | 49 | Not | bit-ad | dressa | able |     |     | SBU  |
| 98              | 9F                  | 9E | 9D  | 90     | 98     | 9A   | 99  | 98  | scor |
| 90              | 97                  | 96 | 95  | 94     | 93     | 92   | 91  | 90  | P1   |
| 8D              | Not bit-addressable |    |     |        |        |      |     | TH1 |      |
| 8C              |                     |    | Not | bit-ad | dressa | able |     |     | THO  |
| 88              | Not bit-addressable |    |     |        |        |      | TL1 |     |      |
| 8A              | Not bit-addressable |    |     |        |        |      | TLO |     |      |
| 89              | Not bit-addressable |    |     |        |        |      | TMO |     |      |
| 88              | 8F                  | 8E | 8D  | BC.    | 88     | 8A   | 89  | 88  | TCO  |
| 87              | Not bit-addressable |    |     |        |        |      | PCO |     |      |
| 83              | Not bit-addressable |    |     |        |        |      | DPH |     |      |
| 82              |                     |    | Not | bit-ad | dressa | able |     |     | DPL  |
| 81              |                     |    | Not | bit-ad | dressa | able |     |     | SP   |
| 80              | 87                  | 86 | 85  | 84     | 83     | 82   | 81  | 80  | PO   |

### Bazı Komutların Bayrak Bitlere (Flag Bits) Etkileri

| Instructions | CY | OV | AC |
|--------------|----|----|----|
| ADD          | Х  | Х  | Х  |
| ADDC         | Х  | Х  | Х  |
| SUBB         | Х  | Х  | Х  |
| MUL          | 0  | Х  |    |
| DIV          | 0  | Х  |    |
| DA           | Х  |    |    |
| RRC          | Х  |    |    |
| RLC          | Х  |    |    |
| SETB C       | 1  |    |    |
| CLRC         | 0  |    |    |
| ANL C,bit    | Х  |    |    |
| ANL C,/bit   | Х  |    |    |
| ORL C,bit    | Х  |    |    |
| MOV C,bit    | Х  |    |    |
| CJNE         | Х  |    |    |

# ADD Komutunun Bayrak Bitlere Etkisi

| MOV<br>ADD  | A,#88H<br>A,#93H |                       | MOV<br>ADD     | A,#38H<br>A,#2FH |                       | MOV<br>ADD  | A,#9CH<br>A,#64H |                    |
|-------------|------------------|-----------------------|----------------|------------------|-----------------------|-------------|------------------|--------------------|
| 88<br>+93   |                  | 10001000<br>+10010011 | 38<br>+2F      |                  | 00111000<br>+00101111 | 9C<br>+64   |                  | 10011100 +01100100 |
| 11B<br>CY=1 | 3<br>AC=0        | 00011011<br>P=0       | <br>67<br>CY=0 | AC=1             | 01100111<br>P=1       | 100<br>CY=1 | )<br>AC=1        | 00000000<br>P=0    |

# **Addressing Modes**

- Immediate
- Register
- Direct
- Register Indirect
- Indexed

## Immediate Addressing Mode

MOV A,#65H

MOV A,#'A'

MOV R6,#65H

MOV DPTR,#2343H

MOV P1,#65H

#### Example:

Num EQU 30

...

MOV R0,Num

MOV DPTR,#data1

• • •

ORG 100H

data1: db "Example"

# Register Addressing Mode

MOV Rn, A ;n=0,...,7
ADD A, Rn
MOV DPL, R6

MOV DPTR, A MOV Pm, Rn

# **Direct Addressing Mode**

Although the entire of 128 bytes of RAM can be accessed using direct addressing mode, it is most often used to access RAM loc. 30-7FH.

```
MOV R0, 40H

MOV 56H, A

MOV A, 4 ; \equiv MOV A, R4

MOV 6, 2 ; copy R2 to R6

; MOV R6,R2 is invalid!
```

### SFR register and their address

```
MOV 0E0H, #66H ; \equiv MOV A,#66H MOV 0F0H, R2 ; \equiv MOV B, R2 MOV 80H,A ; \equiv MOV P1,A
```

### Register Indirect Addressing Mode

• In this mode, register is used as a pointer to the data.

MOV A,@Ri ; move content of RAM loc.Where address is held by Ri into A

(i=0 or 1)

MOV @R1,B

In other word, the content of register R0 or R1 is sources or target in MOV, ADD and SUBB insructions.

#### Example:

Write a program to copy a block of 10 bytes from RAM location sterting at 37h to RAM location starting at 59h.

#### Solution:

MOV R0,37h ; source pointer

MOV R1,59h ; dest pointer

MOV R2,10 ; counter

L1: MOV A,@R0

MOV @R1,A

INC R0

INC R1

DJNZ R2,L1

### Indexed Addressing Mode And On-Chip ROM Access

• This mode is widely used in accessing data elements of look-up table entries located in the program (code) space ROM at the 8051

MOVC A,@A+DPTR

A= content of address A +DPTR from ROM

### **Note:**

Because the data elements are stored in the program (code) space ROM of the 8051, it uses the instruction MOVC instead of MOV. The "C" means code.

• Example:

Assuming that ROM space starting at 250h contains "Hello.", write a program to transfer the bytes into RAM locations starting at 40h.

#### Solution:

| END    |                                               |                                                                                |                                                                                                                            |  |
|--------|-----------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|
| MYDATA | A: DB                                         | "Hello",0                                                                      |                                                                                                                            |  |
| ORG    |                                               | 250H                                                                           |                                                                                                                            |  |
|        | SJMP                                          |                                                                                | L2                                                                                                                         |  |
| SJMP   |                                               | L1                                                                             |                                                                                                                            |  |
| INC    |                                               | R0                                                                             |                                                                                                                            |  |
| INC    |                                               | DPTR                                                                           |                                                                                                                            |  |
| MOV    |                                               | @R0,A                                                                          |                                                                                                                            |  |
| JZ     |                                               | L2                                                                             |                                                                                                                            |  |
| MOVC   | A,@ $A$ + $I$                                 | OPTR                                                                           |                                                                                                                            |  |
|        | CLR                                           |                                                                                | A                                                                                                                          |  |
| MOV    | R0,#40H                                       | I                                                                              |                                                                                                                            |  |
| MOV    | MOV DPTR,#MYDA                                |                                                                                |                                                                                                                            |  |
| ORG    |                                               | 0                                                                              |                                                                                                                            |  |
|        | MOV MOV  MOVC JZ MOV INC INC SJMP  ORG MYDATA | MOV DPTR,# MOV R0,#40H CLR MOVC A,@A+I JZ MOV INC INC SJMP SJMP ORG MYDATA: DB | MOV DPTR,#MYDATA MOV R0,#40H CLR MOVC A,@A+DPTR JZ L2 MOV @R0,A INC DPTR INC R0 SJMP L1 SJMP ORG 250H MYDATA: DB "Hello",0 |  |

Notice the NULL character ,0, as end of string and how we use the JZ instruction to detect that.

### • Example:

Write a program to get the x value from P1 and send  $x^2$  to P2, continuously.

#### Solution:

```
;code segment
      ORG
                    0
             DPTR, #TAB1 ;moving data segment to data pointer
      MOV
      MOV
             A,#0FFH
                           ;configuring P1 as input port
      MOV
             P1,A
L01:
      MOV
             A,P1
                           ;reading value from P1
      MOVC A,@A+DPTR
      MOV
                    P2,A
      SJMP
                    L01
      ORG
                    300H
                                  ;data segment
TAB1: DB 0,1,4,9,16,25,36,49,64,81
      END
```

# External Memory Addressing

- MOVX A, @R1; A [R1] (in external memory)
- MOVX A, @DPTR
- MOVX @DPTR, A

### MUL & DIV

| • MUL          | AB         | B A = A*B             |
|----------------|------------|-----------------------|
| MOV            | A,#25H     |                       |
| MOV            | B,#65H     |                       |
| MUL            | AB         | ;25H*65H=0E99         |
|                |            | ;B=0EH, A=99H         |
| • <u>DIVAB</u> | <b>;</b> A | $= A/B, B = A \mod B$ |
| MOV            | A,#25      |                       |
| MOV            | B,#10      |                       |
| DIV AB         | ;A=        | =2, B=5               |

# Example

|                    | A | В | R5 | R7 | Address | Data |
|--------------------|---|---|----|----|---------|------|
| ORG 0H             |   |   |    |    |         |      |
| VAL1 EQU 05H       |   |   |    |    |         |      |
| MOV R5,#25H        |   |   |    |    |         |      |
| LOOP: MOV R7,#VAL1 |   |   |    |    |         |      |
| MOV A,#0           |   |   |    |    |         |      |
| ADD A,R5           |   |   |    |    |         |      |
| ADD A,#12H         |   |   |    |    |         |      |
| RRCA               |   |   |    |    |         |      |
| DJNZ A, LOOP       |   |   |    |    |         |      |
| SETB ACC.3         |   |   |    |    |         |      |
| CLRA               |   |   |    |    |         |      |
| CJNE A, #0, LOOP   |   |   |    |    |         |      |
| HERE: SJMP HERE    |   |   |    |    |         |      |
| END                |   |   |    |    |         |      |

# I/O Port Programming

Port 1 (pins 1-8)



- Port 1 is denoted by P1.
  - P1.0 ~ P1.7
- We use P1 as examples to show the operations on ports.
  - P1 as an output port (i.e., write CPU data to the external pin)
  - P1 as an input port (i.e., read pin data into CPU bus)

### A Pin of Port 1



### Hardware Structure of I/O Pin

- Each pin of I/O ports
  - Internal CPU bus: communicate with CPU
  - A D latch store the value of this pin
    - D latch is controlled by "Write to latch"
      - Write to latch = 1: write data into the D latch
  - 2 Tri-state buffer : 🖸
    - TB1: controlled by "Read pin"
      - Read pin = 1: really read the data present at the pin
    - TB2: controlled by "Read latch"
      - Read latch = 1 : read value from internal latch
  - A transistor M1 gate
    - Gate=0: open
    - Gate=1: close

### Tri-state Buffer











# Writing "1" to Output Pin P1.X



# Writing "0" to Output Pin P1.X



### Port 1 as Output (Write to a Port)

• Send data to Port 1:

```
MOV A,#55H
BACK: MOV P1,A
ACALL DELAY
CPL A
SJMP BACK
```

- Let P1 toggle.
- You can write to P1 directly.

### Reading Input v.s. Port Latch

- When reading ports, there are two possibilities:
  - Read the status of the input pin. (from *external pin value*)
    - MOV A, PX
    - JNB P2.1, TARGET; jump if P2.1 is not set
    - JB P2.1, TARGET; jump if P2.1 is set
    - Figures C-11, C-12
  - Read the *internal latch* of the output port.
    - ANL P1, A ; P1  $\leftarrow$  P1 AND A
    - ORL P1, A ; P1  $\leftarrow$  P1 OR A
    - INC P1 ; increase P1
    - Figure C-17
    - Table C-6 Read-Modify-Write Instruction (or Table 8-5)
- See Section 8.3

## Reading "High" at Input Pin



### Reading "Low" at Input Pin



### Port 1 as Input (Read from Port)

• In order to make P1 an input, the port must be programmed by writing 1 to all the bit.

```
MOV A,#0FFH ;A=11111111B

MOV P1,A ;make P1 an input port

BACK: MOV A,P1 ;get data from P0

MOV P2,A ;send data to P2

SJMP BACK
```

• To be an input port, P0, P1, P2 and P3 have similar methods.

## Instructions For Reading an Input Port

• Following are instructions for reading external pins of ports:

| Mnemonics  | Examples        | Description                      |  |  |  |
|------------|-----------------|----------------------------------|--|--|--|
| MOV A,PX   | MOV A,P2        | Bring into A the data at P2 pins |  |  |  |
| JNB PX.Y,  | JNB P2.1,TARGET | Jump if pin P2.1 is low          |  |  |  |
| JB PX.Y,   | JB P1.3,TARGET  | Jump if pin P1.3 is high         |  |  |  |
| MOV C,PX.Y | MOV C,P2.4      | Copy status of pin P2.4 to CY    |  |  |  |

## Reading Latch

• Exclusive-or the Port 1:

```
MOV P1,#55H ;P1=01010101
ORL P1,#0F0H ;P1=11110101
```

- 1. The read latch activates TB2 and bring the data from the Q latch into CPU.
  - Read P1.0=0
- 2. CPU performs an operation.
  - This data is ORed with bit 1 of register A. Get 1.
- 3. The latch is modified.
  - D latch of P1.0 has value 1.
- 4. The result is written to the external pin.
  - External pin (pin 1: P1.0) has value 1.

## Reading the Latch

1. Read pin=0 Read latch=1 Write to latch=0 (Assume P1.X=0 initially)



#### Port 1 as Input (Read from latch)

• Exclusive-or the Port 1:

MOV P1,#55H ;P1=01010101

AGAIN: XOR P1,#0FFH ;complement

**ACALL DELAY** 

**SJMP AGAIN** 

- Note that the XOR of 55H and FFH gives AAH.
- XOR of AAH and FFH gives 55H.
- The instruction read the data in the latch (not from the pin).
- The instruction result will put into the latch and the pin.

#### Other Pins

- P1, P2, and P3 have internal pull-up resisters.
  - P1, P2, and P3 are not open drain.
- P0 has no internal pull-up resistors and does not connects to Vcc inside the 8051.
  - P0 is open drain.
  - Compare the figures of P1.X and P0.X.
- However, for a programmer, it is the same to program P0, P1, P2 and P3.
- All the ports upon RESET are configured as output.

## A Pin of Port 0



# Port 0 (pins 32-39)

- P0 is an open drain.
  - Open drain is a term used for MOS chips in the same way that open collector is used for TTL chips. ⋉
- When P0 is used for simple data I/O we must connect it to external pull-up resistors.
  - Each pin of P0 must be connected externally to a 10K ohm pull-up resistor.
  - With external pull-up resistors connected upon reset, port 0 is configured as an output port.

## Port 0 with Pull-Up Resistors



#### Dual Role of Port 0

- When connecting an 8051/8031 to an external memory, the 8051 uses ports to send addresses and read instructions.
  - 8031 is capable of accessing 64K bytes of external memory.
  - 16-bit address: P0 provides both address A0-A7, P2 provides address A8-A15.
  - Also, P0 provides data lines D0-D7.
- When P0 is used for address/data multiplexing, it is connected to the 74LS373 to latch the address.
  - There is no need for external pull-up resistors as shown in Chapter 14.

## 74LS373



# Reading ROM (1/2)



# Reading ROM (2/2)



#### ALE Pin

- The ALE pin is used for de-multiplexing the address and data by connecting to the G pin of the 74LS373 latch.
  - When ALE=0, P0 provides data D0-D7.
  - When ALE=1, P0 provides address A0-A7.
  - The reason is to allow P0 to multiplex address and data.

# Port 2 (pins 21-28)

- Port 2 does not need any pull-up resistors since it already has pull-up resistors internally.
- In an 8031-based system, P2 are used to provide address A8-A15.

# Port 3 (pins 10-17)

- Port 3 does not need any pull-up resistors since it already has pull-up resistors internally.
- Although port 3 is configured as an output port upon reset, this is not the way it is most commonly used.
- Port 3 has the additional function of providing signals.
  - Serial communications signal : RxD, TxD (Chapter 10)
  - External interrupt: /INT0, /INT1 (Chapter 11)
  - Timer/counter : T0, T1 (Chapter 9)
  - External memory accesses in 8031-based system: /WR, /RD (Chapter 14)

#### Port 3 Alternate Functions

| P3 Bit | Function | Pin |
|--------|----------|-----|
|        |          |     |
| P3.0   | RxD      | 10  |
| P3.1   | TxD      | 11  |
| P3.2   | INTO     | 12  |
| P3.3   | INT1     | 13  |
| P3.4   | T0       | 14  |
| P3.5   | T1       | 15  |
| P3.6   | WR       | 16  |
| P3.7   | RD       | 17  |



## Generating Delays

- You can generate short delays using a register and incrementing or decrementing its value
- Example:

```
mov r1, #0ah
loop: djnz r1, loop
```

- How much delay is that?
  - Djnz is a 2-byte instruction it takes two machine cycles
  - One machine cycle is 1/12 of the system clock period
  - For a 12 MHz system clock that is:
  - Machine cycle = 12/12 = 1 MHz
  - Machine period =  $1/(1 \text{ MHz}) = 10^{-6} \text{ s} = 1 \mu \text{ s}$
  - Loop time =  $10*2*1 \mu s = 20 \mu s$

# Generating longer delays

- Each register is 8 bits long, so it can increment 256 times before overflowing
- For larger delays, or when interrupts are required 8051 uses two timers

#### **DELAY:**

```
MOV R5,#0FFH
```

DLY2:

MOV R7,#0FFH

DLY1:

MOV R6,#0FFH

DJNZ R6,\$

DJNZ R7,DLY1

DJNZ R5,DLY2

RET